Lattice Semiconductor Plans SRIO Interoperability With Cavium Networks' OCTEON II Processors
HILLSBORO, OR--(Marketwire - May 11, 2010) - Lattice Semiconductor Corporation (
Cavium and Lattice have already begun executing their plan to demonstrate SRIO interoperability, and both companies will announce updates as they become available. "The addition of the SRIO interface in the OCTEON II processors, along with the wide variety of other standards-based interfaces, provides a new low-latency connectivity option," said Tasha Castañeda, Senior Strategic Alliance Manager, Cavium Networks. "We are pleased to add Lattice to Cavium's PACE (Partnership to Accelerate Customer End-solutions) ecosystem in order to offer our customers a strong FPGA design solution."
"Lattice is excited to be working with Cavium Networks. This SRIO interoperability testing will strengthen our rich portfolio of wireless IP. We are working to introduce future bridging applications for the OCTEON II and our ECP3 family, including SRIO to CPRI, SRIO to PCIe and SRIO to SGMII," said Ted Marena, Director of Business Development for Lattice.
About Cavium Networks
Cavium Networks is a leading provider of highly integrated semiconductor products that enable intelligent processing for networking, communications and the digital home. Cavium Networks offers a broad portfolio of integrated, software-compatible processors ranging in performance from 10 Mbps to 40 Gbps that enable secure, intelligent functionality in enterprise, data-center, broadband/consumer and access and service provider equipment. Cavium Networks processors are supported by ecosystem partners that provide operating systems, tool support, reference designs and other services. Cavium Network's principal offices are in Mountain View, CA with design team locations in California, Massachusetts, India and Taiwan. For more information, please visit: [ http://www.caviumnetworks.com ].
About Lattice Semiconductor
Lattice is the source for innovative [ FPGA ], [ PLD ], programmable [ Power Management ] and [ Clock Management ] solutions. For more information, visit [ www.latticesemi.com ]
Lattice Semiconductor Corporation, Lattice (& design), L (& design), LatticeECP3 and specific product designations are either registered trademarks or trademarks of Lattice Semiconductor Corporation or its subsidiaries in the United States and/or other countries.
GENERAL NOTICE: Other product names used in this publication are for identification purposes only and may be trademarks of their respective holders.