Cadence Delivers High-Performance, Low-Power Design IP Supporting LPDDR3 Memory Standard
March 21, 2012 08:00 ET
Cadence Delivers High-Performance, Low-Power Design IP Supporting LPDDR3 Memory Standard
New Cadence Controller and PHY IP Solution Supports Latest Version of Memory Interface for Smartphone and Tablet Applications
SAN JOSE, CA--(Marketwire - Mar 21, 2012) - Cadence Design Systems, Inc. (
"To keep pace with the growing processing capabilities of today's smartphones and tablets, SoC designers must support memory standards that are evolving just as quickly," said Marc Greenberg, director of product marketing, SoC Realization Group, Cadence. "At Cadence, our goal is to enable early access to these standards by offering customers a broad range of high-performance, low power design IP standards, like LPDDR3, so they can quickly integrate the standard into new SoC designs."
As part of the LPDDR3 launch, Cadence has upgraded the bandwidth management engine, Placement Queue 2.2, to optimize the way memory is accessed to improve overall system performance and power consumption.
In addition to LPDDR3, Cadence offers IP for other mobile and non-mobile memory standards in high demand by SoC designers, including Wide I/O and DDR4. More information about the [ Cadence verification IP catalog ] and the [ Allegro Design-in kits ] is available on the Cadence [ web site ].
About LPDDR3
The LPDDR3 standard will offer an extension to the bandwidth of LPDDR2, reaching 6.4GByte/s per die (1600MT/s per pin) and allowing 12.8GByte/s for a dual channel configuration. It will support both PoP and discrete packaging types, allowing versatile usage. LPDDR3 will preserve the power-efficient features of LPDDR2, allowing for fast clock stop/start, low-power self-refresh, and smart array management. For more information about LPDDR3, please visit [ JEDEC ], the microelectronics industry's open standards organization.
About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at [ www.cadence.com ].
Cadence, Allegro and the Cadence logo are registered trademarks of Cadence Design Systems, Inc. in the United States and other countries. All other trademarks are the property of their respective owners.